# CE-325: Digital System Design

# Homework 03 - Yosys Optimization

Huzaifah Tariq Ahmed - ha07151 10th May 2024

## 1 Key things to note

This Yosys optimization was done in UBUNTU Virtual Machine running on a Mac. No hierarchy commands were used as no other module files were in the directory in which I ran Yosys optimizations. I generated svg files of both the fsm and non fsm fifo after each and every command to be able to see the optimizations carried out by each command. I have attached all the svgs generated as well as the script files of the terminal.

# 2 Optimization Commands Used

### 2.1 Script

Used to record terminal sessions into a file, capturing inputs, outputs, errors, and timestamps. It's used for logging sessions, troubleshooting, documentation, and replaying actions.

#### 2.2 Proc

The proc command in Yosys is used for optimizing Verilog designs by performing various transformations and simplifications. In the context of optimizing your FIFO design:

Purpose: proc optimizes the design by simplifying logic, reducing redundant elements, and improving performance. Usage: In your Yosys workflow, you would use proc after synthesizing your FIFO design to improve its efficiency and reduce resource usage. Effects: Logic Simplification: Reduces unnecessary logic gates and simplifies complex expressions. Resource Reduction: Optimizes resource utilization, leading to a more efficient design. Performance Improvement: Can enhance the speed and timing characteristics of the design.

### 2.3 Opt Muxtree

The opt muxtree command in Yosys optimizes multiplexer trees by simplifying and reducing their complexity. In the context of optimizing your FIFO design:

Purpose: Reducing Area: It helps minimize the area footprint of the design by simplifying multiplexer structures. Improving Timing: Simplified multiplexers can lead to better timing performance in your FIFO. Usage: After synthesizing your FIFO design in Yosys, you can use opt muxtree to optimize the multiplexer trees within the design. Benefits: Efficient Resource Usage: It optimizes the use of

multiplexers, potentially reducing the number of logic elements required. Faster Operation: Simplified multiplexers can result in faster data access and processing in your FIFO.

#### 2.4 Opt Expr

The opt expr command in Yosys optimizes expressions in Verilog code, including optimizations related to FIFOs. It can improve the efficiency and performance of your FIFO design by optimizing expressions within the FIFO module, potentially reducing area and increasing speed.

#### 2.5 Opt Merge

The opt merge command in Yosys workflow merges consecutive optimization passes into a single pass, helping to optimize designs more efficiently. This command is relevant when optimizing a FIFO design to improve its performance and resource utilization.

### 2.6 Opt RMDFF

The opt rmdff command in the Yosys workflow is used to optimize flip-flops in Verilog code, especially in designs like FIFOs. It removes flip-flops that are not necessary for functionality, helping to streamline and improve the efficiency of your FIFO design.

#### 2.7 Opt Clean

The opt clean command in the Yosys workflow is used to perform a clean optimization on designs, including FIFOs. It aims to optimize the design by removing redundant logic, simplifying expressions, and optimizing resource usage. This command is particularly helpful in improving the efficiency and performance of FIFO implementations in your Verilog code.

### 2.8 Memory

The memory command in Yosys is used to define and optimize memories in Verilog designs. It's particularly useful when optimizing FIFO (First-In-First-Out) designs. You can use the memory command to specify the properties of your FIFO, such as depth, width, read and write ports, and optimization constraints. This helps Yosys to optimize memory-related structures efficiently, improving the performance and area utilization of your FIFO design.

#### 2.9 Flatten

The flatten command in Yosys is used to simplify the hierarchy of a design by merging modules into a single flat design. This is helpful for optimizing designs, including FIFOs, as it reduces hierarchy overhead and can improve synthesis results.

### 2.10 Opt

The opt command in the Yosys workflow optimizes Verilog code by applying various transformations and simplifications to improve performance or reduce resource usage. When optimizing your FIFO design with Yosys, opt can be used to streamline the implementation, reduce area usage, or enhance timing characteristics.

# 3 Step by Step Yosys Workflow

#### Linux Terminal Commands

```
script fifo_non_fsm.sh
yosys
sread_verilog fifo_non_fsm.v

proc
sopt_muxtree
sopt_expr
sopt_merge
sopt_rmdff
sopt_clean
sopt_clean
sopt_stream
so
```

#### SVG Generation Command

```
$ show -format svg -prefix file_name fifo_non_fsm
```

### 4 FIFO NON FSM

#### 4.1 Reduction in File Size

| Filename            | Description                                       | Size  |
|---------------------|---------------------------------------------------|-------|
| Original Non FSM    | Graphviz representation without any optimization  | 122kB |
| Proc Non FSM        | Graphviz representation after Proc Command        | 2.1MB |
| Opt Muxtree Non FSM | Graphviz representation after Opt Muxtree Command | 2MB   |
| Opt Expr Non FSM    | Graphviz representation after Opt Expr Command    | 2MB   |
| Opt Merge Non FSM   | Graphviz representation after Opt Merge Command   | 1.7MB |
| Opt RMDFF Non FSM   | Graphviz representation after Opt RMDFF Command   | 1.7MB |
| Opt Clean Non FSM   | Graphviz representation after Opt Clean Command   | 830KB |
| Memory Non FSM      | Graphviz representation after Memory Command      | 830KB |
| Flatten Non FSM     | Graphviz representation after Flatten Command     | 830KB |
| Opt Non FSM         | Graphviz representation after Opt Command         | 830KB |

Table 1: FIFO NON FSM Optimization

#### 4.2 Modified Code

```
1 'timescale 1ns/1ps
2
3 // Define the module named fifo_non_fsm with specified input and output ports
4 module fifo_non_fsm(
5 Data_out,
6 stack_full,
```

```
stack_empty,
7
       Data_in,
8
       write_to_stack,
       read_from_stack,
10
       clk,
11
       rst
12
  );
13
14
       // Parameters defining the width and height of the stack, and pointer width
15
       parameter stack_width = 8;
16
       parameter stack_height = 32;
17
       parameter stack_ptr_width = 5;
19
       // Output ports
       output [stack_width-1:0] Data_out;
21
       output stack_full, stack_empty;
22
23
       // Input ports
24
       input [stack_width-1:0] Data_in;
25
       input write_to_stack, read_from_stack, clk, rst;
26
       // Registers for read and write pointers, and pointer gap
       reg [stack_ptr_width -1:0] read_ptr, write_ptr;
29
       reg [stack_ptr_width:0] ptr_gap;
30
31
       // Register to hold data read from the stack
32
       reg [stack_width-1:0] Data_out;
33
       // Memory array representing the stack
       reg [stack_width-1:0] stack [stack_height-1:0];
36
37
       // Check if stack is full and empty
38
       assign stack_full = (ptr_gap == stack_height);
39
       assign stack_empty = (ptr_gap == 0);
40
       // Always block triggered on positive edge of clock or reset signal
42
       always@(posedge clk or posedge rst)
       if(rst)
       begin
45
           // Reset: Initialize data out, read pointer, write pointer,
46
           // and pointer gap
47
           Data_out <= 0;</pre>
48
           read_ptr <= 0;</pre>
49
           write_ptr <= 0;
           ptr_gap <= 0;</pre>
51
       end
52
       else if (write_to_stack && (!stack_full) && (!read_from_stack))
53
       begin
54
           // Write data into the stack if it's not full and not being read
55
           stack[write_ptr] <= Data_in;</pre>
56
```

```
write_ptr <= write_ptr + 1;</pre>
57
            ptr_gap <= ptr_gap + 1;</pre>
58
       end
59
       else if ((!write_to_stack) && (!stack_empty) && read_from_stack)
60
       begin
            // Read data from the stack if it's not empty and being read
            Data_out <= stack[read_ptr];</pre>
            read_ptr <= read_ptr + 1;
64
            ptr_gap <= ptr_gap - 1;</pre>
65
66
       else if (write_to_stack && read_from_stack && stack_empty)
67
       begin
            // Write data into the stack if it's empty and
            // being read and written simultaneously
            stack[write_ptr] <= Data_in;</pre>
71
            write_ptr <= write_ptr + 1;</pre>
72
            ptr_gap <= ptr_gap + 1;</pre>
73
       end
74
       else if(write_to_stack && read_from_stack && stack_full)
75
       begin
76
            // Read data from the stack if it's
            // full and being read and written simultaneously
78
            Data_out <= stack[read_ptr];</pre>
79
            read_ptr <= read_ptr + 1;
80
            ptr_gap <= ptr_gap - 1;</pre>
81
       end
82
       else if(write_to_stack && read_from_stack && (!stack_full) && (!stack_empty))
83
       begin
            // Read data from the stack and write
85
            // new data simultaneously if it's not full or empty
86
            Data_out <= stack[read_ptr];</pre>
87
            stack[write_ptr] <= Data_in;</pre>
88
            read_ptr <= read_ptr + 1;</pre>
89
            write_ptr <= write_ptr + 1;</pre>
90
       end
91
   endmodule
```

### 5 FIFO FSM

#### 5.1 Reduction in File Size

| Filename        | Description                                       | Size  |
|-----------------|---------------------------------------------------|-------|
| Original FSM    | Graphviz representation without any optimization  | 149kB |
| Proc FSM        | Graphviz representation after Proc Command        | 9MB   |
| Opt Muxtree FSM | Graphviz representation after Opt Muxtree Command | 8.8MB |
| Opt Expr FSM    | Graphviz representation after Opt Expr Command    | 8.4MB |
| Opt Merge FSM   | Graphviz representation after Opt Merge Command   | 7MB   |
| Opt RMDFF FSM   | Graphviz representation after Opt RMDFF Command   | 7MB   |
| Opt Clean FSM   | Graphviz representation after Opt Clean Command   | 1.8MB |
| Memory FSM      | Graphviz representation after Memory Command      | 1.8MB |
| Flatten FSM     | Graphviz representation after Flatten Command     | 1.8MB |
| Opt FSM         | Graphviz representation after Opt Command         | 1.7MB |

Table 2: FIFO FSM Optimization

#### 5.2 Modified Code

```
// Set the timescale for simulation
   'timescale 1ns/1ps
  // Define the FIFO FSM module
  module fifo_fsm(Data_out,
                   stack_full,
                    stack_empty,
                   Data_in,
                   write_to_stack,
                   read_from_stack,
10
                   clk,
11
                   rst);
12
13
       // Parameters defining the width, height, and pointer width of the stack
14
       parameter stack_width = 8;
15
       parameter stack_height = 32;
16
       parameter stack_ptr_width = 5;
17
       // Output registers for data out and stack status
19
       output reg [stack_width-1:0] Data_out;
20
       output stack_full,stack_empty;
21
22
       // Input ports for data in, write and read signals, clock, and reset
23
       input [stack_width-1:0] Data_in;
24
       input write_to_stack, read_from_stack,clk,rst;
       // Define states of the FSM
       parameter S_reset = 0;
28
```

```
parameter S_idle = 1;
29
       parameter S_read = 2;
30
       parameter S_write = 3;
31
32
       // Registers for FSM state and next state
33
       reg [2:0] state,next_state;
34
       // Registers for read and write pointers, and pointer gap
36
       reg [stack_ptr_width -1:0] read_ptr, write_ptr;
37
       reg [stack_ptr_width:0] ptr_gap;
38
39
       // Memory array representing the stack
40
       reg [stack_width-1:0] stack [stack_height-1:0];
41
       // Calculate stack_full and stack_empty signals
43
       assign stack_full = (ptr_gap == stack_height);
44
       assign stack_empty = (ptr_gap == 0);
45
46
       // Sequential logic for FSM state transition
47
       always@(posedge clk)
48
         if(rst == 1) state <= S_reset;</pre>
         else state <= next_state;</pre>
50
51
       // Combinational logic for FSM behavior based on current state and inputs
52
       always@(state or write_to_stack or read_from_stack or Data_in)
53
         begin
54
           // State machine behavior using case x statement
55
           casex(state)
             S_reset: begin
57
                        Data_out = 0;
58
                        read_ptr = 0;
59
                        write_ptr = 0;
60
                        ptr_gap = 0;
61
                        if(rst)
62
                          next_state = S_reset;
                        else if((write_to_stack == 0) && (read_from_stack == 0))
64
                          next_state = S_idle;
                        else if((write_to_stack == 1) && (read_from_stack == 0))
66
                          next_state = S_write;
67
                        else if((write_to_stack == 0) && (read_from_stack == 1))
68
                          next_state = S_read;
69
                       end
70
             S_idle: begin
71
                        Data_out = 0;
                        if (rst)
73
                          next_state = S_reset;
74
                        else if((write_to_stack == 0) && (read_from_stack == 0))
75
                          next_state = S_idle;
76
                        else if((write_to_stack == 1) && (read_from_stack == 0))
77
                          next_state = S_write;
78
```

```
else if((write_to_stack == 0) && (read_from_stack == 1))
79
                           next_state = S_read;
80
                       end
              S_write:begin
82
                         if(write_to_stack && (!stack_full))
                           begin
                             stack[write_ptr] = Data_in;
                             write_ptr = write_ptr + 1;
86
                             ptr_gap = ptr_gap + 1;
87
                           end
88
89
                         if(rst)
                           next_state = S_reset;
91
                         else if((write_to_stack == 0) && (read_from_stack == 0))
                           next_state = S_idle;
93
                         else if((write_to_stack == 1) && (read_from_stack == 0))
94
                           next_state = S_write;
95
                         else if((write_to_stack == 0) && (read_from_stack == 1))
96
                           next_state = S_read;
97
                       end
98
              S_read:begin
                         if(read_from_stack && (!stack_empty))
100
                           begin
101
                             Data_out = stack[read_ptr];
102
                             read_ptr = read_ptr + 1;
103
                             ptr_gap = ptr_gap - 1;
104
                           end
105
                         if(rst)
107
                           next_state = S_reset;
108
                         else if((write_to_stack == 0) && (read_from_stack == 0))
109
                           next_state = S_idle;
110
                         else if((write_to_stack == 1) && (read_from_stack == 0))
111
                           next_state = S_write;
112
                         else if((write_to_stack == 0) && (read_from_stack == 1))
113
                           next_state = S_read;
                      end
              default: next_state = S_idle;
116
117
            endcase
118
       end
119
   endmodule
```

### SVG File and Script Files Folder

Click here to view the folder.

120